I’m laying out a new PCB in KiCad and I plan on using Advanced Circuits to produce the boards because I need 2oz copper on the outer layers on a 4 layer board. The inner layers will carry IC signals.
Advanced Circuits says their minimum inner clearance tolerances are .010" .
I want to setup KiCad to prevent me from violating this inner layer minimum clearance.
Can somebody please tell me where I should enter this info in KiCad’s global design rules. I already have the outer layer minimum settings programmed correctly.
Below is what Advanced Circuits has to say about Inner Clearances. I’m just afraid of getting this wrong.
- Insufficient Inner Clearances
Inner clearance is the minimum distance from the edge of a hole to any adjacent, unconnected, inner layer copper. Sufficient inner clearances help ensure that your drill does not cause shorts to your inner copper layers. This is important for both plated and non-plated holes, as non-plated holes may either cut into an adjacent trace or cause shorts during assembly.
Requirements: A minimum of .010" inner clearance is required and .015" is preferred.
Resolution: Most inner clearance issues can be resolved if negative image inners are provided, but it is preferred to not modify these. Setting these clearances in your layout software is the preferred method, as this will maintain intended connectivity. While most layout packages provide this as a DFM check, not all do. Those that do not can usually be manipulated to check for this violation by setting spacing and annular ring higher.
General guidelines: Spacing + Annular ring = Inner clearance. Another trick that can help resolve problem areas is to move the affected traces to outer copper layers, where this is not an issue.